## FEATURES

AD5253: Quad 64-position resolution
AD5254: Quad 256-position resolution
$1 \mathrm{k} \Omega, 10 \mathrm{k} \Omega, 50 \mathrm{k} \Omega, 100 \mathrm{k} \Omega$
Nonvolatile memory ${ }^{1}$ stores wiper settings with write protection
Power-on refreshed to EEMEM settings in $\mathbf{3 0 0} \boldsymbol{\mu s}$ typ
EEMEM rewrite time $=\mathbf{5 4 0} \boldsymbol{\mu}$ styp
Resistance tolerance stored in nonvolatile memory
12 extra bytes in EEMEM for user-defined information $1^{2} C^{\oplus}$ compatible serial interface
Direct read/write accesses of RDAC ${ }^{2}$ and EEMEM registers
Predefined linear increment/decrement commands
Predefined $\pm 6 \mathrm{~dB}$ step change commands
Synchronous or asynchronous quad channel update
Wiper setting readback
4 MHz bandwidth-1 k $\Omega$ version
Single supply 2.7 V to 5.5 V
Dual supply $\pm 2.25 \mathrm{~V}$ to $\pm 2.75 \mathrm{~V}$
2 slave address decoding bits allow operation of 4 devices
100-year typical data retention, $\mathrm{T}_{\mathrm{A}}=55^{\circ} \mathrm{C}$
Operating temperature: $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$

## APPLICATIONS

Mechanical potentiometer replacement
Low resolution DAC replacement
RGB LED backlight control
White LED brightness adjustment
RF base station power amp bias control
Programmable gain and offset control
Programmable attenuators
Programmable voltage-to-current conversion
Programmable power supply
Programmable filters
Sensor calibrations

## GENERAL DESCRIPTION

The AD5253/AD5254 are quad channel, $\mathrm{I}^{2} \mathrm{C}$, nonvolatile memory, digitally controlled potentiometers with $64 / 256$ positions, respectively. These devices perform the same electronic adjustment functions as mechanical potentiometers, trimmers, and variable resistors.

The AD5253/AD5254's versatile programmability allows multiple modes of operation, including read/write accesses in the RDAC and EEMEM registers, increment/decrement of resistance, resistance changes in $\pm 6 \mathrm{~dB}$ scales, wiper setting readback, and extra EEMEM for storing user-defined information, such as memory data for other components, look-up table, or system identification information.

FUNCTIONAL BLOCK DIAGRAM


Figure 1.
The AD5253/AD5254 allow the host $\mathrm{I}^{2} \mathrm{C}$ controllers to write any of the 64-/256-step wiper settings in the RDAC registers and store them in the EEMEM. Once the settings are stored, they are restored automatically to the RDAC registers at system poweron; the settings can also be restored dynamically.

The AD5253/AD5254 provide additional increment, decrement, +6 dB step change, and -6 dB step change in synchronous or asynchronous channel update modes. The increment and decrement functions allow stepwise linear adjustments, while $\pm 6 \mathrm{~dB}$ step changes are equivalent to doubling or halving the RDAC wiper setting. These functions are useful for steep-slope nonlinear adjustment applications such as white LED brightness and audio volume control.

The AD5253/AD5254 have a patented resistance tolerance storing function that allows the user to access the EEMEM and obtain the absolute end-to-end resistance values of the RDACs for precision applications.

The AD5253/AD5254 are available in TSSOP-20 packages in $1 \mathrm{k} \Omega, 10 \mathrm{k} \Omega, 50 \mathrm{k} \Omega$, and $100 \mathrm{k} \Omega$ options. All parts are guaranteed to operate over the $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ extended industrial temperature range.

[^0]Rev. 0
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

## AD5253/AD5254

## TABLE OF CONTENTS

Electrical Characteristics

$\qquad$ ..... 3
$1 \mathrm{k} \Omega$ Version ..... 3
$10 \mathrm{k} \Omega, 50 \mathrm{k} \Omega, 100 \mathrm{k} \Omega$ Versions .....  5
Interface Timing Characteristics (All Parts). .....  7
Absolute Maximum Ratings ..... 8
ESD Caution .....  8
Pin Configuration and Functional Descriptions. .....  9
Typical Performance Characteristics ..... 10
$I^{2} \mathrm{C}$ Interface. ..... 14
$I^{2} \mathrm{C}$ Interface General Description. ..... 14
$\mathrm{I}^{2} \mathrm{C}$ Interface Detail Description. ..... 15
$I^{2} \mathrm{C}$ Compatible 2-Wire Serial Bus ..... 19
Theory of Operation ..... 20
Linear Increment and Decrement Commands ..... 20
$\pm 6 \mathrm{~dB}$ Adjustments (Doubling/Halving Wiper Setting) ..... 20
Digital Input/Output Configuration ..... 21
Multiple Devices On One Bus ..... 21
Terminal Voltage Operation Range ..... 22
Power-Up and Power-Down Sequences ..... 22
Layout and Power Supply Biasing ..... 22
Digital Potentiometer Operation ..... 23
Programmable Rheostat Operation ..... 23
Programmable Potentiometer Operation ..... 24
Applications ..... 25
RGB LED LCD Backlight Controller ..... 25
Outline Dimensions ..... 27
Ordering Guide ..... 27

## REVISION HISTORY

Revision 0: Initial Version

## ELECTRICAL CHARACTERISTICS

$1 \mathrm{k} \Omega$ VERSION
$\mathrm{V}_{\mathrm{DD}}=+3 \mathrm{~V} \pm 10 \%$ or $+5 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{\mathrm{SS}}= \pm 2.5 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{A}}=+\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{B}}=0 \mathrm{~V},-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+85^{\circ} \mathrm{C}$, unless otherwise noted.
Table 1.


## AD5253/AD5254

| Parameter | Symbol | Conditions | Min | Typ ${ }^{1}$ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DIGITAL INPUTS AND OUTPUTS (continued) |  |  |  |  |  |  |
| A0 Leakage Current | $\mathrm{I}_{\mathrm{AO}}$ | $\mathrm{A} 0=\mathrm{GND}$ |  |  | 3 | $\mu \mathrm{A}$ |
| Input Leakage Current (Other than $\overline{W P}$ and A0) | 1 | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{DD}}$ |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| Input Capacitance ${ }^{5}$ | $\mathrm{C}_{1}$ |  |  | 5 |  | pF |
| POWER SUPPLIES |  |  |  |  |  |  |
| Single-Supply Power Range | $V_{\text {D }}$ | $\mathrm{V}_{\mathrm{ss}}=0 \mathrm{~V}$ | 2.7 |  | 5.5 | V |
| Dual-Supply Power Range | VDD/VSS |  | $\pm 2.25$ |  | $\pm 2.75$ | V |
| Positive Supply Current | $\mathrm{IDD}^{\text {d }}$ | $\mathrm{V}_{\mathrm{IH}}=\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{V}_{\mathrm{IL}}=\mathrm{GND}$ |  | 5 | 15 | $\mu \mathrm{A}$ |
| Negative Supply Current | Iss | $\begin{aligned} & \mathrm{V}_{I H}=\mathrm{V}_{\mathrm{DD}} \text { or } \mathrm{V}_{\mathrm{IL}}=\mathrm{GND}, \mathrm{~V}_{\mathrm{DD}}=+2.5 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{SS}}=-2.5 \mathrm{~V} \end{aligned}$ |  | -5 | -15 | $\mu \mathrm{A}$ |
| EEMEM Data Storing Mode Current | IdD_Store | $\mathrm{V}_{\mathrm{H}}=\mathrm{V}_{\text {DD }}$ or $\mathrm{V}_{\mathrm{IL}}=\mathrm{GND}$ |  | 35 |  | mA |
| EEMEM Data Restoring Mode Current ${ }^{6}$ | IdD_RESTORE | $\mathrm{V}_{\mathrm{HH}}=\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{V}_{\mathrm{IL}}=\mathrm{GND}$ |  | 2.5 |  | mA |
| Power Dissipation ${ }^{7}$ | Poiss | $\mathrm{V}_{\mathrm{H}}=\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{IL}}=\mathrm{GND}$ |  |  | 0.075 | mW |
| Power Supply Sensitivity | PSS | $\Delta V_{D D}=5 \mathrm{~V} \pm 10 \%$ | -0.025 | 0.01 | 0.025 | \%/\% |
|  |  | $\Delta V_{D D}=3 \mathrm{~V} \pm 10 \%$ |  | 0.02 |  | \%/\% |
| DYNAMIC CHARACTERISTIC5 ${ }^{5,8}$ |  |  |  |  |  |  |
| Bandwidth -3 dB | BW | $\mathrm{R}_{\text {AB }}=1 \mathrm{k} \Omega$ |  | 4 |  | MHz |
| Total Harmonic Distortion | THD | $\mathrm{V}_{\mathrm{A}}=1 \mathrm{Vrms}, \mathrm{V}_{\mathrm{B}}=0 \mathrm{~V}, \mathrm{f}=1 \mathrm{kHz}$ |  | 0.05 |  | \% |
| Vw Settling Time | ts | $\mathrm{V}_{\mathrm{A}}=\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{B}}=0 \mathrm{~V}$ |  | 0.2 |  |  |
| Resistor Noise Voltage | $\mathrm{e}_{\text {N_wb }}$ | $R_{w B}=500 \Omega, f=1 \mathrm{kHz}$. Thermal noise only. |  | 3 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| Digital Crosstalk | $C_{T}$ | $V_{A}=V_{D D}, V_{B}=0 \mathrm{~V}$, measure $\mathrm{V}_{\mathrm{W}}$ with adjacent RDAC making full-scale change |  | -80 |  | dB |
| Analog Coupling | $\mathrm{C}_{\text {AT }}$ | Signal input at AO and measure the output at $\mathrm{W} 1, \mathrm{f}=1 \mathrm{kHz}$ |  | -72 |  | dB |

## $\mathbf{1 0} \mathbf{k} \Omega, \mathbf{5 0} \mathbf{~ k} \Omega, 100 \mathbf{k} \Omega$ VERSIONS

$\mathrm{V}_{\mathrm{DD}}=+3 \mathrm{~V} \pm 10 \%$ or $+5 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{\mathrm{SS}}= \pm 2.5 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{A}}=+\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{B}}=0 \mathrm{~V},-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+85^{\circ} \mathrm{C}$, unless otherwise noted.
Table 2.

| Parameter | Symbol | Conditions | Min | Typ ${ }^{1}$ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DC CHARACTERISTICS—RHEOSTAT MODE |  |  |  |  |  |  |
| Resolution | N | AD5253/AD5254 |  |  | 6/8 | Bits |
| Resistor Differential Nonlinearity ${ }^{2}$ | R-DNL | $\mathrm{R}_{\text {wb, }} \mathrm{R}_{\text {wa }}=$ NC, AD5253 | -0.75 | $\pm 0.1$ | +0.75 | LSB |
|  |  | $\mathrm{Rww}_{\text {w, }} \mathrm{R}_{\text {wa }}=$ NC, AD5254 | -1 | $\pm 0.25$ | +1 | LSB |
| Resistor Nonlinearity ${ }^{2}$ | R-INL | Rwb, Rwa $=$ NC, AD5253 | -0.75 | $\pm 0.25$ | +0.75 | LSB |
|  |  | $\mathrm{R}_{\mathrm{w} \text { B, }} \mathrm{R}_{w A}=$ NC, AD5254 | -2.5 | $\pm 1$ | +2.5 | LSB |
| Nominal Resistor Tolerance | $\Delta \mathrm{R}_{A B} / \mathrm{R}_{\text {AB }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | -20 |  | +20 | \% |
| Resistance Temperature Coefficient | $\left(\Delta R_{A B} / R_{A B}\right) \times 10^{6} / \Delta T$ |  |  | 650 |  | ppm/ ${ }^{\circ} \mathrm{C}$ |
| Wiper Resistance | Rw | $\mathrm{I}_{\mathrm{w}}=1 \mathrm{~V} / \mathrm{R}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ |  | 75 | 130 | $\Omega$ |
|  |  | $\mathrm{I}_{\mathrm{w}}=1 \mathrm{~V} / \mathrm{R}, \mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ |  | 200 | 300 | $\Omega$ |
| Channel Resistance Matching | $\Delta \mathrm{R}_{\text {AB1 }} / \Delta \mathrm{R}_{\text {AB2 }}$ | $\mathrm{R}_{\text {AB }}=10 \mathrm{k} \Omega, 50 \mathrm{k} \Omega$ |  | 0.15 |  | \% |
|  |  | $\mathrm{R}_{\text {AB }}=100 \mathrm{k} \Omega$ |  | 0.05 |  | \% |
| DC CHARACTERISTICS—POTENTIOMETER DIVIDER MODE |  |  |  |  |  |  |
| Differential Nonlinearity ${ }^{3}$ | DNL | AD5253 | -0.5 | $\pm 0.1$ | +0.5 | LSB |
|  |  | AD5254 | -1 | $\pm 0.3$ | +1 | LSB |
| Integral Nonlinearity ${ }^{3}$ | INL | AD5253 | -0.5 | $\pm 0.15$ | +0.5 | LSB |
|  |  | AD5254 | -1.5 | $\pm 0.5$ | +1.5 | LSB |
| Voltage Divider Temperature Coefficient | $\left(\Delta V_{w} / V_{w}\right) \times 10^{6} / \Delta T$ | Code $=$ Half scale |  | 15 |  | ppm/ ${ }^{\circ} \mathrm{C}$ |
| Full-Scale Error | $\mathrm{V}_{\text {wfSE }}$ | Code $=$ Full scale, AD5253 | -1 | -0.3 | 0 | LSB |
|  |  | Code = Full scale, AD5254 | -3 | -1 | 0 | LSB |
| Zero-Scale Error | V wZSE | Code = Zero scale, AD5253 | 0 | 0.3 | 1 | LSB |
|  |  | Code = Zero scale, AD5254 | 0 | 1.2 | 3 | LSB |
| RESISTOR TERMINALS |  |  |  |  |  |  |
| Voltage Range ${ }^{4}$ | $\mathrm{V}_{\mathrm{A}}, \mathrm{V}_{\mathrm{B}}, \mathrm{V}_{\mathrm{W}}$ |  | $\mathrm{V}_{\text {ss }}$ |  | $V_{D D}$ | V |
| Capacitance ${ }^{5} \mathrm{Ax}, \mathrm{Bx}$ | $C^{\prime}, C_{B}$ | $\mathrm{f}=1 \mathrm{kHz}$, measured to GND, Code $=$ Half scale |  | 85 |  | pF |
| Capacitance ${ }^{5} \mathrm{~W} x$ | Cw | $\mathrm{f}=1 \mathrm{kHz}$, measured to GND, Code $=$ Half scale |  | 95 |  | pF |
| Common-Mode Leakage Current ${ }^{6}$ | Ісм | $V_{A}=V_{B}=V_{D D} / 2$ |  | 0.01 | 1 | $\mu \mathrm{A}$ |
| DIGITAL INPUTS AND OUTPUTS |  |  |  |  |  |  |
| Input Logic High | $\mathrm{V}_{\mathrm{H}}$ | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V}$ | 2.4 |  |  | V |
|  |  | $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{S S}=+2.7 \mathrm{~V} / 0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{S S}= \pm 2.5 \mathrm{~V}$ | 2.1 |  |  | V |
| Input Logic Low | VIL | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V}$ |  |  | 0.8 | V |
|  |  | $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{S S}=+2.7 \mathrm{~V} / 0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{S S}= \pm 2.5 \mathrm{~V}$ |  |  | 0.6 | V |
| Output Logic High (SDA) | Vor | $\mathrm{R}_{\text {PULL-UP }}=2.2 \mathrm{k} \Omega$ to $\mathrm{V}_{\text {DD }}=5 \mathrm{~V}, \mathrm{~V}_{\text {SS }}=0 \mathrm{~V}$ | 4.9 |  |  | V |
| Output Logic Low (SDA) | VoL | RPuLL-UP $=2.2 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{\text {SS }}=0 \mathrm{~V}$ |  |  | 0.4 | V |
| $\overline{\mathrm{WP}}$ Leakage Current |  | $\overline{W P}=V_{D D}$ |  |  | 5 | $\mu \mathrm{A}$ |
| A0 Leakage Current | $\mathrm{I}_{\mathrm{AO}}$ | $\mathrm{A} 0=\mathrm{GND}$ |  |  | 3 | $\mu \mathrm{A}$ |
| Input Leakage Current (Other than $\overline{W P}$ and $A 0$ ) | 1 | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{DD}}$ |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| Input Capacitance ${ }^{5}$ | $\mathrm{C}_{1}$ |  |  | 5 |  | pF |
| POWER SUPPLIES |  |  |  |  |  |  |
| Single-Supply Power Range | $V_{\text {D }}$ | $\mathrm{V}_{\mathrm{ss}}=0 \mathrm{~V}$ | 2.7 |  | 5.5 | V |
| Dual-Supply Power Range | $\mathrm{V}_{\text {DD }} / \mathrm{V}_{\text {SS }}$ |  | $\pm 2.25$ |  | $\pm 2.75$ | V |
| Positive Supply Current | IdD | $\mathrm{V}_{\mathrm{H}}=\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{V}_{\text {IL }}=\mathrm{GND}$ |  | 5 | 15 | $\mu \mathrm{A}$ |

## AD5253/AD5254

| Parameter | Symbol | Conditions | Min | Typ ${ }^{1}$ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| POWER SUPPLIES (continued) Negative Supply Current | Iss | $\begin{aligned} & \mathrm{V}_{\mathrm{HH}}=\mathrm{V}_{\mathrm{DD}} \text { or } \mathrm{V}_{\mathrm{IL}}=\mathrm{GND}, \mathrm{~V}_{\mathrm{DD}}=+2.5 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{SS}}=-2.5 \mathrm{~V} \end{aligned}$ |  | -5 | -15 | $\mu \mathrm{A}$ |
| EEMEM Data Storing Mode Current | Ido_store | $\mathrm{V}_{\mathrm{IH}}=\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{V}_{\mathrm{IL}}=\mathrm{GND}, \mathrm{T}_{\text {A }}=0^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |  | 35 |  | mA |
| EEMEM Data Restoring Mode Current ${ }^{6}$ | IDD_RESTORE | $\mathrm{V}_{\mathrm{IH}}=\mathrm{V}_{\text {DD }}$ or $\mathrm{V}_{\mathrm{IL}}=\mathrm{GND}, \mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |  | 2.5 |  | mA |
| Power Dissipation ${ }^{7}$ | PDISS | $\mathrm{V}_{\mathrm{IH}}=\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{IL}}=\mathrm{GND}$ |  |  | 0.075 | mW |
| Power Supply Sensitivity | PSS | $\begin{aligned} & \Delta V_{D D}=5 \mathrm{~V} \pm 10 \% \\ & \Delta V_{D D}=3 \mathrm{~V} \pm 10 \% \end{aligned}$ | $\begin{aligned} & -0.005 \\ & -0.01 \end{aligned}$ | $\begin{aligned} & +0.002 \\ & +0.002 \end{aligned}$ | $\begin{aligned} & +0.005 \\ & +0.01 \end{aligned}$ | $\begin{aligned} & \% / \% \\ & \% / \% \end{aligned}$ |
| DYNAMIC CHARACTERISTIC55,8 |  |  |  |  |  |  |
| -3 dB Bandwidth | BW | $\mathrm{R}_{A B}=10 \mathrm{k} \Omega / 50 \mathrm{k} \Omega / 100 \mathrm{k} \Omega$ |  | 400/80/40 |  | kHz |
| Total Harmonic Distortion | THDW | $\mathrm{V}_{\mathrm{A}}=1 \mathrm{Vrms}, \mathrm{V}_{\mathrm{B}}=0 \mathrm{~V}, \mathrm{f}=1 \mathrm{kHz}$ |  | 0.05 |  | \% |
| $\mathrm{V}_{\mathrm{w}}$ Settling Time | ts | $\begin{aligned} & V_{A}=V_{D D}, V_{B}=0 \mathrm{~V}, \\ & R_{A B}=10 \mathrm{k} \Omega / 50 \mathrm{k} \Omega / 100 \mathrm{k} \Omega \end{aligned}$ |  | 1.5/7/14 |  | $\mu \mathrm{S}$ |
| Resistor Noise Voltage | $\mathrm{e}_{\text {N_wb }}$ | $\mathrm{R}_{\mathrm{AB}}=10 \mathrm{k} \Omega / 50 \mathrm{k} \Omega / 100 \mathrm{k} \Omega$, Code $=$ Midscale, $f=1 \mathrm{kHz}$. Thermal noise only. |  | 9/20/29 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| Digital Crosstalk | $C_{T}$ | $\mathrm{V}_{\mathrm{A}}=\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{B}}=0 \mathrm{~V}$, Measure $\mathrm{V}_{\mathrm{W}}$ with adjacent RDAC making full scale change |  | -80 |  | dB |
| Analog Coupling | $\mathrm{C}_{\text {AT }}$ | Signal input at A0 and measure output at $\mathrm{W} 1, \mathrm{f}=1 \mathrm{kHz}$ |  | -72 |  | dB |

## INTERFACE TIMING CHARACTERISTICS (ALL PARTS)

Guaranteed by design, not subject to production test. See Figure 23 for location of measured values. All input control voltages are specified with $t_{R}=t_{F}=2.5 \mathrm{~ns}(10 \%$ to $90 \%$ of 3 V$)$ and timed from a voltage level of 1.5 V . Switching characteristics are measured using both $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ and 5 V . When the part is not in operation, the SDA and SCL pins should be pulled high. When these pins are pulled low, the $\mathrm{I}^{2} \mathrm{C}$ interface at these pins conducts current of about 0.8 mA at $\mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}$ and 0.2 mA at $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$.

Table 3.

| Parameter | Symbol | Conditions | Min | Typ ${ }^{1}$ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SCL Clock Frequency | fscl | After this period, the first clock pulse is generated |  |  | 400 | kHz |
| $\mathrm{t}_{\text {BuF }}$ Bus Free Time between STOP and START | $\mathrm{t}_{1}$ |  | 1.3 |  |  | $\mu \mathrm{s}$ |
| $\mathrm{thD}_{\text {STA }}$ Hold Time (Repeated START) | $\mathrm{t}_{2}$ |  | 0.6 |  |  | $\mu \mathrm{s}$ |
| tow Low Period of SCL Clock | $\mathrm{t}_{3}$ |  | 1.3 |  |  | $\mu \mathrm{s}$ |
| $t_{\text {HIGH }}$ High Period of SCL Clock | $\mathrm{t}_{4}$ |  | 0.6 |  |  | $\mu \mathrm{s}$ |
| $\mathrm{tsujsta}^{\text {Setup Time for START Condition }}$ | $\mathrm{t}_{5}$ |  | 0.6 |  |  | $\mu \mathrm{s}$ |
| thd; dat $^{\text {Data Hold Time }}$ | $\mathrm{t}_{6}$ |  | 0 |  | 0.9 | $\mu \mathrm{s}$ |
| $\mathrm{tsu}_{\text {jat }}$ Data Setup Time | $\mathrm{t}_{7}$ |  | 100 |  |  | ns |
| $\mathrm{t}_{\mathrm{F}}$ Fall Time of Both SDA and SCL Signals | $\mathrm{t}_{8}$ |  |  |  | 300 | ns |
| $\mathrm{t}_{R}$ Rise Time of Both SDA and SCL Signals | $\mathrm{t}_{9}$ |  |  |  | 300 | ns |
| $\mathrm{t}_{\text {su:sto }}$ Setup Time for STOP Condition | $\mathrm{t}_{10}$ |  | 0.6 |  |  | $\mu \mathrm{s}$ |
| EEMEM Data Storing Time | $\mathrm{t}_{\text {eemem_store }}$ |  |  | 26 |  | ms |
| EEMEM Data Restoring Time at Power On ${ }^{9}$ | teemem_restore | $V_{D D}$ rise time dependent. Measure without decoupling capacitors at $\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{S S}$. |  | 300 |  | $\mu \mathrm{S}$ |
| EEMEM Data Restoring Time upon Restore Command or RESET Operation ${ }^{9}$ | $\mathrm{t}_{\text {temem_RESTORE2 }}$ | $V_{D D}=5 \mathrm{~V}$ |  | 300 |  | $\mu \mathrm{S}$ |
| EEMEM Data Rewritable Time ${ }^{10}$ | teemem_rewrite |  |  | 540 |  | $\mu \mathrm{s}$ |
| FLASH/EE MEMORY RELIABILITY |  |  |  |  |  | kCycles |
| Endurance ${ }^{11}$ Data Retention ${ }^{12}$ |  |  | 100 | 100 |  | kCycles <br> Years |

[^1]
## AD5253/AD5254

## ABSOLUTE MAXIMUM RATINGS

Table 4. $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted

| Parameter | Rating |
| :---: | :---: |
| $V_{\text {DD }}$ to GND | -0.3 V , +7 V |
| $V_{\text {ss }}$ to GND | $+0.3 \mathrm{~V},-7 \mathrm{~V}$ |
| $V_{\text {DD }}$ to $V_{\text {SS }}$ | 7 V |
| $\mathrm{V}_{\mathrm{A}}, \mathrm{V}_{\mathrm{B}}, \mathrm{V}_{\mathrm{W}}$ to GND | $\mathrm{V}_{S S}, \mathrm{~V}_{\text {DD }}$ |
| Maximum Current |  |
| Iwe, Ina Pulsed | $\pm 20 \mathrm{~mA}$ |
| $\mathrm{I}_{\text {wB }}$ Continuous ( $\mathrm{R}_{\text {wb }} \leq 1 \mathrm{k} \Omega$, A Open) ${ }^{1}$ | $\pm 5 \mathrm{~mA}$ |
| $\mathrm{I}_{\text {wa }}$ Continuous ( $\mathrm{Rwas} \leq 1 \mathrm{k} \Omega$, B Open) ${ }^{1}$ | $\pm 5 \mathrm{~mA}$ |
| $\mathrm{I}_{A B}$ Continuous ( $\mathrm{R}_{A B}=1 \mathrm{k} \Omega / 10 \mathrm{k} \Omega / 50 \mathrm{k} \Omega / 100 \mathrm{k} \Omega$ ) ${ }^{1}$ | $\pm 5 \mathrm{~mA} / \pm 500 \mu \mathrm{~A} / \pm 100 \mu \mathrm{~A} / \pm 50 \mu \mathrm{~A}$ |
| Digital Inputs and Output Voltage to GND | $0 \mathrm{~V}, 7 \mathrm{~V}$ |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Maximum Junction Temperature ( $\mathrm{T}_{\text {max }}$ ) | $150^{\circ} \mathrm{C}$ |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec ) | $300^{\circ} \mathrm{C}$ |
| Vapor Phase (60 sec) | $215^{\circ} \mathrm{C}$ |
| Infrared (15 sec) | $220^{\circ} \mathrm{C}$ |
| TSSOP-20 Thermal Resistance ${ }^{2} \theta_{\text {JA }}$ | $143^{\circ} \mathrm{C} / \mathrm{W}$ |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
${ }^{1}$ Maximum terminal current is bounded by the maximum applied voltage across any two of the $\mathrm{A}, \mathrm{B}$, and W terminals at a given resistance, the maximum current handling of the switches, and the maximum power dissipation of the package. $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$.
${ }^{2}$ Package power dissipation $=\left(\mathrm{T}_{\mathrm{JMAX}}-\mathrm{T}_{\mathrm{A}}\right) / \theta_{\mathrm{JA}}$.

## ESD CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.


## PIN CONFIGURATION AND FUNCTIONAL DESCRIPTIONS



Figure 2. AD5253/AD5254 Pin Configuration

Table 5. AD5253/AD5254 Pin Function Descriptions

| Pin <br> No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | W0 | Wiper Terminal of RDAC0. $\mathrm{V}_{\mathrm{ss}} \leq \mathrm{V}_{\mathrm{w}} \leq \leq \mathrm{V}_{\mathrm{DD}}$. |
| 2 | B0 | B Terminal of RDACO. $\mathrm{V}_{S S} \leq \mathrm{V}_{\mathrm{BO}} \leq \mathrm{V}_{\mathrm{DD}}$. |
| 3 | A0 | A Terminal of RDAC0. $\mathrm{V}_{S S} \leq \mathrm{V}_{\mathrm{AO}} \leq \mathrm{V}_{\mathrm{DD}}$. |
| 4 | AD0 | $1^{2} \mathrm{C}$ Device Address 0. AD0 and AD1 allow four AD5253/AD5254s to be addressed. |
| 5 | $\overline{W P}$ | Write Protect, Active Low. $\mathrm{V}_{\mathrm{WP}} \leq \mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$. |
| 6 | W1 | Wiper Terminal of RDAC1. $\mathrm{V}_{\mathrm{SS}} \leq \mathrm{V}_{\mathrm{W} 1} \leq \mathrm{V}_{\mathrm{DD}}$. |
| 7 | B1 | B Terminal of RDAC1. $\mathrm{V}_{\mathrm{SS}} \leq \mathrm{V}_{\mathrm{B} 1} \leq \mathrm{V}_{\mathrm{DD}}$. |
| 8 | A1 | A Terminal of RDAC1. $\mathrm{V}_{\mathrm{SS}} \leq \mathrm{V}_{\mathrm{A} 1} \leq \mathrm{V}_{\mathrm{DD}}$. |
| 9 | SDA | Serial Data Input/Output Pin. Shifts in one bit at a time on positive clock CLK edges. MSB loaded first. Open-drain MOSFET requires pull-up resistor. |
| 10 | $V_{\text {SS }}$ | Negative Supply. Connect to 0 V for single supply or -2.7 V for dual supply, where $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{S S} \leq+5.5 \mathrm{~V}$. If $\mathrm{V}_{s S}$ is used, rather than grounded, in dual supply, $\mathrm{V}_{s s}$ must be able to sink 35 mA for 26 ms when storing data to EEMEM. |
| 11 | A2 | A Terminal of RDAC2. $\mathrm{V}_{\mathrm{SS}} \leq \mathrm{V}_{\mathrm{A} 2} \leq \mathrm{V}_{\mathrm{DD}}$. |
| 12 | B2 | B Terminal of RDAC2. $\mathrm{V}_{S S} \leq \mathrm{V}_{\mathrm{B} 2} \leq \mathrm{V}_{\mathrm{DD}}$. |
| 13 | W2 | Wiper Terminal of RDAC2. $\mathrm{V}_{\mathrm{SS}} \leq \mathrm{V}_{\mathrm{W} 2} \leq \mathrm{V}_{\mathrm{DD}}$. |
| 14 | SCL | Serial Input Register Clock Pin. Shifts in one bit at a time on positive clock edges. $\mathrm{V}_{S C L} \leq\left(\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}\right)$. Pull-up resistor is recommended for SCL to ensure minimum power. |
| 15 | DGND | Digital Ground. Connect to system analog ground at a single point. |
| 16 | AD1 | $1^{2} \mathrm{C}$ Device Address 1. AD0 and AD1 allow four AD5253/AD5254s to be addressed. |
| 17 | A3 | A Terminal of RDAC3. $\mathrm{V}_{S S} \leq \mathrm{V}_{\mathrm{A} 3} \leq \mathrm{V}_{\mathrm{DD}}$. |
| 18 | B3 | B Terminal of RDAC3. $\mathrm{V}_{S S} \leq \mathrm{V}_{\mathrm{B}} \leq \mathrm{V}_{\mathrm{DD}}$. |
| 19 | W3 | W Terminal of RDAC3. $\mathrm{V}_{\text {SS }} \leq \mathrm{V}_{\mathrm{W} 3} \leq \mathrm{V}_{\mathrm{DD}}$. |
| 20 | VDD | Positive Power Supply Pin. Connect +2.7 V to +5 V for single supply or $\pm 2.7 \mathrm{~V}$ for dual supply, where $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS}} \leq 5.5 \mathrm{~V}$. $V_{D D}$ must be able to source 35 mA for 26 ms when storing data to EEMEM. |

## AD5253/AD5254

TYPICAL PERFORMANCE CHARACTERISTICS


Figure 3. R-INL vs. Code


Figure 4. R-DNL vs. Code


Figure 5. INL vs. Code


Figure 6. DNL vs. Code


Figure 7. Supply Current vs. Temperature


Figure 8. Supply Current vs. Digital Input Voltage. $T_{A}=25^{\circ} \mathrm{C}$


Figure 9. Wiper Resistance vs. VBIAS


Figure 10. Change of $R_{A B}$ vs. Temperature


Figure 11. Rheostat Mode Tempco $\left(\Delta R_{w B} / R_{w B}\right) / \Delta T \times 10^{6}$ vs. Code


Figure 12. Potentiometer Mode Tempco $\left(\Delta V_{w B} / V_{w B}\right) / \Delta T \times 10^{6}$ vs. Code


Figure 13. Gain vs. Frequency vs. Code, $R_{A B}=1 \mathrm{k} \Omega, T_{A}=25^{\circ} \mathrm{C}$


Figure 14. Gain vs. Frequency vs. Code, $R_{A B}=10 \mathrm{k} \Omega, T_{A}=25^{\circ} \mathrm{C}$

## AD5253/AD5254



Figure 15. Gain vs. Frequency vs. Code, $R_{A B}=50 \mathrm{k} \Omega, T_{A}=25^{\circ} \mathrm{C}$


Figure 16. Gain vs. Frequency vs. Code, $R_{A B}=100 \mathrm{k} \Omega, T_{A}=25^{\circ} \mathrm{C}$


Figure 17. $\Delta R_{A B}$ Vs. Code, $T_{A}=25^{\circ} \mathrm{C}$


Figure 18. Supply Current vs. Digital Input Clock Frequency


Figure 19. Clock Feedthrough and Midscale Transition Glitch


Figure 20. $t_{\text {EEMEM_RESTORE }}$ of RDACO and RDAC3


Figure 21. Iwb_max vs. Code (AD5253)


Figure 22. Iwb_max vs. Code (AD5254)

## AD5253/AD5254

## I'C INTERFACE



Figure 23. $1^{2}$ C Interface Timing Diagram

## $I^{2} \mathrm{C}$ INTERFACE GENERAL DESCRIPTION

$\square$
From Master to Slave

From Slave to Master
S = Start Condition.
P = Stop Condition.
A = Acknowledge (SDA Low).
$\overline{\mathrm{A}}=$ Not Acknowledge (SDA High).
R/ $\bar{W}=$ Read Enable at High; Write Enable at Low.


Figure 24. $I^{2} C$-Master Writing Data to Slave


Figure 25. $I^{2}$ C—Master Reading Data From Slave


Figure 26. $I^{2}$ C—Combined Write/Read

## I²C INTERFACE DETAIL DESCRIPTION

From Master to Slave
From Slave to Master
S = Start Condition.
$\mathrm{P}=$ Stop Condition.
$\underline{\text { A }}=$ Acknowledge (SDA Low).
$\overline{\mathrm{A}}=$ Not Acknowledge (SDA High).
AD1, AD0 $=I^{2} \mathrm{C}$ Device Address Bits. Must match with the logic states at Pins AD1, AD0.
R/ $\bar{W}=$ Read Enable Bit, Logic High/Write Enable Bit, Logic Low.
$\mathrm{CMD} / \overline{\mathrm{REG}}=$ Command Enable Bit, Logic High/Register Access Bit, Logic Low.
$\mathrm{EE} / \overline{\mathrm{RDAC}}=\mathrm{EEMEM}$ Register, Logic High/RDAC Register, Logic Low.
$A 4, A 3, A 2, A 1, A 0=$ RDAC/EEMEM Register Addresses.


Figure 27. Single Write Mode


Figure 28. Consecutive Write Mode

Table 6. Addresses for Writing Data Byte Contents to RDAC Registers ( $\mathrm{R} / \overline{\mathrm{W}}=0, \mathrm{CMD} / \overline{\mathrm{REG}}=0, \mathrm{EE} / \overline{\mathrm{RDAC}}=0$ )

| A4 | A3 | A2 | A1 | A0 | RDAC | Data Byte Description |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | 0 | 0 | RDAC0 | 6 -/8-bit wiper setting (2 MSBs of AD5253 are X) |
| 0 | 0 | 0 | 0 | 1 | RDAC1 | 6 -/8-bit wiper setting (2 MSBs of AD5253 are X) |
| 0 | 0 | 0 | 1 | 0 | RDAC2 | 6 -/8-bit wiper setting (2 MSBs of AD5253 are X) |
| 0 | 0 | 0 | 1 | 1 | RDAC3 | 6 -/8-bit wiper setting (2 MSBs of AD5253 are X) |
| 0 | 0 | 1 | 0 | 0 | Reserved |  |
| $:$ | $:$ | $:$ | $:$ | $:$ |  |  |
| 0 | 1 | 1 | 1 | 1 | Reserved |  |

## AD5253/AD5254

## RDAC/EEMEM Write

Setting the wiper position requires an RDAC write operation. The single write operation is shown in Figure 27, and the consecutive write operation is shown in Figure 28. In consecutive write operation, if the $\overline{\mathrm{RDAC}}$ is selected and the address starts at 0 , the first data byte goes to RDAC0, the second data byte goes to RDAC1, the third data byte goes to RDAC2, and the fourth data byte goes to RDAC3. This operation can be continued up to eight addresses with four unused addresses; it then loops back to RDAC0. If the address starts at any of the eight valid addresses, N, the data first goes to RDAC_N, RDAC_N + 1, and so on; it loops back to RDAC0 after the eighth address. The RDAC address is shown in Table 6.

While the RDAC wiper setting is controlled by a specific RDAC register, each RDAC register corresponds to a specific EEMEM memory location, which provides nonvolatile wiper storage functionality. The addresses are shown in Table 7. The single and consecutive write operations also apply to EEMEM write operations.

There are 12 nonvolatile memory locations, EEMEM4 to EEMEM15, where users can store 12 bytes of information such as memory data for other components, look-up table, or system identification information.

In a write operation to the EEMEM registers, the device disables the $\mathrm{I}^{2} \mathrm{C}$ interface during the internal write cycle. Acknowledge polling, which is discussed later in the data sheet, is required to determine the completion of the write cycle.

## RDAC/EEMEM Read

The AD5253/AD5254 provide two different RDAC or EEMEM read operations. For example, Figure 29 shows the method of reading the RDAC0 to RDAC3 contents without specifying the address, assuming address RDAC0 was already selected from the previous operation. If RDAC_N, other than address 0 , is selected previously, readback starts with address N , followed by $\mathrm{N}+1$, and so on.

Figure 30 illustrates the random RDAC or EEMEM read operation. This operation allows users to specify which RDAC or EEMEM register is read by first issuing a dummy write command to change the RDAC address pointer, and then proceeding with the RDAC read operation at the new address location.

Table 7. Addresses for Writing (Storing) RDAC Settings and User-Defined Data to EEMEM Registers ( $\mathrm{R} / \overline{\mathrm{W}}=0$, $\mathrm{CMD} / \overline{\mathrm{REG}}=0, \mathrm{EE} / \overline{\mathrm{RDAC}}=1$ )

| A4 | A3 | A2 | A1 | A0 | Data Byte Description |
| :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | 0 | 0 | Store RDAC0 Setting to EEMEM0 $^{1}$ |
| 0 | 0 | 0 | 0 | 1 | Store RDAC1 Setting to EEMEM1 $^{1}$ |
| 0 | 0 | 0 | 1 | 0 | Store RDAC2 Setting to EEMEM2 $^{1}$ |
| 0 | 0 | 0 | 1 | 1 | Store RDAC3 Setting to EEMEM3 $^{1}$ |
| 0 | 0 | 1 | 0 | 0 | Store User Data to EEMEM4 $^{1}$ |
| 0 | 0 | 1 | 0 | 1 | Store User Data to EEMEM5 $^{0}$ |
| 0 | 0 | 1 | 1 | 0 | Store User Data to EEMEM6 |
| 0 | 0 | 1 | 1 | 1 | Store User Data to EEMEM7 |
| 0 | 1 | 0 | 0 | 0 | Store User Data to EEMEM8 |
| 0 | 1 | 0 | 0 | 1 | Store User Data to EEMEM9 |
| 0 | 1 | 0 | 1 | 0 | Store User Data to EEMEM10 |
| 0 | 1 | 0 | 1 | 1 | Store User Data to EEMEM11 |
| 0 | 1 | 1 | 0 | 0 | Store User Data to EEMEM12 |
| 0 | 1 | 1 | 0 | 1 | Store User Data to EEMEM13 |
| 0 | 1 | 1 | 1 | 0 | Store User Data to EEMEM14 |
| 0 | 1 | 1 | 1 | 1 | Store User Data to EEMEM15 |

Table 8. Addresses for Reading (Restoring) RDAC Settings and User Data from EEMEM (R/产 $=1$, CMD $/ \overline{\text { REG }}=0$, EE/ $\overline{\text { RDAC }}=1$ )

| A4 | A3 | A2 | A1 | A0 | Data Byte Description |
| :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | 0 | 0 | Read RDAC0 setting from EEMEM0 |
| 0 | 0 | 0 | 0 | 1 | Read RDAC1 setting from EEMEM1 |
| 0 | 0 | 0 | 1 | 0 | Read RDAC2 setting from EEMEM2 |
| 0 | 0 | 0 | 1 | 1 | Read RDAC3 setting from EEMEM3 |
| 0 | 0 | 1 | 0 | 0 | Read User Data from EEMEM4 |
| 0 | 0 | 1 | 0 | 1 | Read User Data from EEMEM5 |
| 0 | 0 | 1 | 1 | 0 | Read User Data from EEMEM6 |
| 0 | 0 | 1 | 1 | 1 | Read User Data from EEMEM7 |
| 0 | 1 | 0 | 0 | 0 | Read User Data from EEMEM8 |
| 0 | 1 | 0 | 0 | 1 | Read User Data from EEMEM9 |
| 0 | 1 | 0 | 1 | 0 | Read User Data from EEMEM10 |
| 0 | 1 | 0 | 1 | 1 | Read User Data from EEMEM11 |
| 0 | 1 | 1 | 0 | 0 | Read User Data from EEMEM12 |
| 0 | 1 | 1 | 0 | 1 | Read User Data from EEMEM13 |
| 0 | 1 | 1 | 1 | 0 | Read User Data from EEMEM14 |
| 0 | 1 | 1 | 1 | 1 | Read User Data from EEMEM15 |

[^2]

Figure 29. RDAC Current Read. Restricted to Previously Selected Address Stored in the Register.


Figure 30. RDAC or EEMEM Random Read


Figure 31. RDAC Quick Command Write (Dummy Write)

$\square$| From Master to Slave |
| :--- |
| From Slave to Master |

S = Start Condition
P = Stop Condition
$\underline{\text { A }}$ = Acknowledge (SDA Low)
$\overline{\mathrm{A}}=$ Not Acknowledge (SDA High)
$\mathrm{AD} 1, \mathrm{AD} 0=\mathrm{I}^{2} \mathrm{C}$ Device Address Bits. Must match with the logic states at Pins AD1, AD0.
R/W $=$ Read Enable Bit, Logic High/Write Enable Bit, Logic Low
$\mathrm{CMD} / \overline{\mathrm{REG}}=$ Command Enable Bit, Logic High/Register Access Bit, Logic Low
$\mathrm{C} 3, \mathrm{C} 2, \mathrm{C} 1, \mathrm{C} 0=$ Command Bits
A2, A1, A0 = RDAC/EEMEM Register Addresses

Table 9. RDAC-to-EEMEM Interface and RDAC Operation Quick Command Bits (CMD/ $\overline{\mathrm{REG}}=1, \mathrm{~A} 2=0$ )

| C3 | C2 | C1 | C0 | Command Description |
| :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | 0 | NOP |
| 0 | 0 | 0 | 1 | Restore EEMEM (A1, A0) to RDAC (A1, AO) |
| 0 | 0 | 1 | 0 | Store RDAC (A1, A0) to EEMEM (A1, AO) |
| 0 | 0 | 1 | 1 | Decrement RDAC (A1, A0) 6 dB |
| 0 | 1 | 0 | 0 | Decrement All RDACs 6 dB |
| 0 | 1 | 0 | 1 | Decrement RDAC (A1, A0) One Step |
| 0 | 1 | 1 | 0 | Decrement All RDACs One Step |
| 0 | 1 | 1 | 1 | Reset: Restore EEMEMs to All RDACs |
| 1 | 0 | 0 | 0 | Increment RDACs (A1, A0) 6 dB |
| 1 | 0 | 0 | 1 | Increment All RDACs 6 dB |
| 1 | 0 | 1 | 0 | Increment RDACs (A1, A0) One Step |
| 1 | 0 | 1 | 1 | Increment All RDACs One Step |
| 1 | 1 | 0 | 0 | Reserved |
| $:$ | $:$ | $:$ | $:$ |  |
| 1 | 1 | 1 | 1 | Reserved |

## RDAC/EEMEM Quick Commands

AD5253/AD5254 feature 12 quick commands that facilitate easy manipulation of RDAC wiper settings as well as provide RDAC-to-EEMEM storing and restoring functions. The command format is shown in Figure 31, and the command descriptions are shown in Table 9.

When using a quick command, issuing a third byte is not needed but is allowed. The quick commands Reset and Store RDAC to EEMEM require acknowledge polling to determine whether the command has finished executing.

[^3]
## AD5253/AD5254

Table 10. Address Table for Reading Tolerance (CMD $/ \overline{\mathrm{REG}}=0, \mathrm{EE} / \overline{\mathrm{RDAC}}=1, \mathrm{~A} 4=1$ )

| A4 | A3 | A2 | A1 | A0 | Data Byte Description |
| :--- | :--- | :--- | :--- | :--- | :--- |
| 1 | 1 | 0 | 0 | 0 | Sign and 7-Bit Integer Values of RDAC0 Tolerance (Read Only) |
| 1 | 1 | 0 | 0 | 1 | 8-Bit Decimal Value of RDAC0 Tolerance (Read Only) |
| 1 | 1 | 0 | 1 | 0 | Sign and 7-Bit Integer Values of RDAC1 Tolerance (Read Only) |
| 1 | 1 | 0 | 1 | 1 | 8-Bit Decimal Value of RDAC1 Tolerance (Read Only) |
| 1 | 1 | 1 | 0 | 0 | Sign and 7-Bit Integer Values of RDAC2 Tolerance (Read Only) |
| 1 | 1 | 1 | 0 | 1 | 8-Bit Decimal Value of RDAC2 Tolerance (Read Only) |
| 1 | 1 | 1 | 1 | 0 | Sign and 7-Bit Integer Values of RDAC3 Tolerance (Read Only) |
| 1 | 1 | 1 | 1 | 1 | 8-Bit Decimal Value of RDAC3 Tolerance (Read Only) |




Figure 32. Format of Stored Tolerance in Sign Magnitude Format with Bit Position Descriptions. Unit is \%. Only Data Bytes Are Shown.

## $R_{A B}$ Tolerance Stored in Read-Only Memory

AD5253/AD5254 feature patented $\mathrm{R}_{A B}$ tolerances storage in the nonvolatile memory. The tolerance of each channel is stored in the memory during the factory production and can be read by users at any time. The knowledge of the stored tolerance, which is the average of $\mathrm{R}_{A B}$ overall codes (Figure 29), allows users to predict $R_{A B}$ accurately. This feature is valuable for precision, rheostat mode, or open-loop applications where knowledge of absolute resistance is critical.

The stored tolerances reside in the read-only memory, and are expressed in percent. The tolerance is coded in sign magnitude binary, 16 bits long, and is stored in two memory locations (see Table 10). The data format of the tolerance is the sign magnitude binary format; an example is shown in Figure 32. In the first memory location of the eight data bits, the MSB is designated for the sign $(0=+$ and $1=-)$ and the 7 LSBs are designated for the integer portion of the tolerance. In the second memory location, all eight data bits are designated for the decimal portion of tolerance. As shown in Table 8 and Figure 32, for example, if the rated $R_{A B}=10 \mathrm{k} \Omega$ and the data readback from address 11000 shows 00011100 and address 11001 shows 0000 1111, then RDAC0 tolerance can be calculated as:

MSB: $0=+$
Next 7 MSB: $0011100=28$
8 LSB: $00001111=15 \times 2^{-8}=0.06$
Tolerance $=+28.06 \%$ and therefore


## EEMEM Write-Acknowledge Polling

After each write operation to the EEMEM registers, an internal write cycle begins. The $I^{2} C$ interface of the device is disabled. In order to determine if the internal write cycle is complete and the $\mathrm{I}^{2} \mathrm{C}$ interface is enabled, interface polling can be executed. $I^{2} \mathrm{C}$ interface polling can be conducted by sending a start condition followed by the slave address + the write bit. If the $\mathrm{I}^{2} \mathrm{C}$ interface responds with an ACK, the write cycle is complete and the interface is ready to proceed with further operations. Otherwise, $\mathrm{I}^{2} \mathrm{C}$ interface polling can be repeated until it succeeds. Commands 2 and 7 also require acknowledge polling.

## EEMEM Write Protection

Setting the $\overline{\mathrm{WP}}$ pin to a logic LOW after EEMEM programming protects the memory and RDAC registers from future write operations. In this mode, the EEMEM and RDAC read operations operate as normal. When write protection is enabled, commands 1 (restore from EEMEM to RDAC) and 7 (reset) function normally to allow RDAC settings to be refreshed from the EEMEM to the RDAC registers.

## $I^{2}$ C COMPATIBLE 2-WIRE SERIAL BUS



Figure 33. General $1^{2} C$ Write Pattern


Figure 34. General ${ }^{2}$ C Read Pattern

The first byte of the AD5253/AD5254 is a slave address byte (see Figure 24 and Figure 25). It has a 7-bit slave address and an $\mathrm{R} / \overline{\mathrm{W}}$ bit. The 5 MSB of the slave address are 01011 , and the following 2 LSB are determined by the states of the AD1 and AD0 pins. AD1 and AD0 allow the user to place up to four AD5253/AD5254s on one bus. The 2 -wire $\mathrm{I}^{2} \mathrm{C}$ serial bus protocol operates as follows:

AD5253/AD5254 can be controlled via an $\mathrm{I}^{2} \mathrm{C}$ compatible serial bus, and are connected to this bus as slave device. The 2-wire $I^{2} \mathrm{C}$ serial bus protocol follows (see Figure 33 and Figure 34):

1. The master initiates a data transfer by establishing a start condition, such that SDA goes from high to low while SCL is high (Figure 33). The following byte is the slave address byte, which consists of the 5 MSB of a slave address defined as 01011. The next two bits are AD 1 and $\mathrm{AD} 0, \mathrm{I}^{2} \mathrm{C}$ device address bits. Depending on the states of their AD1 and AD0 bits, four AD5253/AD5254s can be addressed on the same bus. The last LSB, the $\mathrm{R} / \overline{\mathrm{W}}$ bit, determines whether data is read from or written to the slave device.

The slave whose address corresponds to the transmitted address responds by pulling the SDA line low during the ninth clock pulse (this is called an acknowledge bit). At this stage, all other devices on the bus remain idle while the selected device waits for data to be written to or read from its serial register.
2. In the write mode (except when restoring EEMEM to the RDAC register), there is an instruction byte that follows the slave address byte. The MSB of the instruction byte labeled $\mathrm{CMD} / \overline{\mathrm{REG}}$. MSB $=1$ enables CMD, the command instruction byte; MSB $=0$ enables general register writing. The third MSB in the instruction byte, labeled EE/ $\overline{\text { RDAC }}$, is true only when MSB $=0$ or in general writing mode. EE enables the EEMEM register and REG enables the RDAC
register. The $5 \mathrm{LSB}, \mathrm{A} 4$ to A0, designed the addresses of the EEMEM and RDAC registers; see Figure 27 and Figure 28. When MSB $=1$ or when in CMD mode, the four bits following MSB are C3 to C1, which correspond to 12 predefined EEMEM controls and quick commands; there are also four factory reserved commands. The 3 LSB-A2, A1, and A0-are 4-channel RDAC addresses (see Figure 31). After acknowledging the instruction byte, the last byte in the write mode is the data byte. Data is transmitted over the serial bus in sequences of nine clock pulses (eight data bits followed by an acknowledge bit). The transitions on the SDA line must occur during the low period of SCL and remain stable during the high period of SCL (Figure 33).
3. In current read mode, the RDAC0 data byte immediately follows the acknowledgment of the slave address byte. After an acknowledgement, RDAC1 follows, then RDAC2, and so on (there is a slight difference in write mode, where the last eight data bits representing RDAC3 data are followed by a no acknowledge bit). Similarly, the transitions on the SDA line must occur during the low period of SCL and remain stable during the high period of SCL (see Figure 34). Another reading method, random read method, is shown in Figure 30.
4. When all data bits have been read or written, a stop condition is established by the master. A stop condition is defined as a low-to-high transition on the SDA line while SCL is high. In write mode, the master pulls the SDA line high during the $10^{\text {th }}$ clock pulse to establish a stop condition (Figure 33). In read mode, the master issues a no acknowledge for the ninth clock pulse, i.e., the SDA line remains high. The master then brings the SDA line low before the $10^{\text {th }}$ clock pulse, which goes high to establish a stop condition (Figure 34).

## AD5253/AD5254

## THEORY OF OPERATION

The AD5253/AD5254 are quad-channel digital potentiometers in $1 \mathrm{k} \Omega, 10 \mathrm{k} \Omega, 50 \mathrm{k} \Omega$, or $100 \mathrm{k} \Omega$ that allow $64 / 256$ linear resistance step adjustments. The AD5253/AD5254 employ doublegate CMOS EEPROM technology that allows resistance settings and user-defined data stored in the EEMEM registers. The EEMEM is nonvolatile such that settings remain when power is removed. The RDAC wiper settings are restored from the nonvolatile memory settings during device power-up and can also be restored at any time during operation.

The AD5253/AD5254 resistor wiper positions are determined by the RDAC register contents. The RDAC register acts like a scratch-pad register, allowing unlimited changes of resistance settings. RDAC register contents can be changed using the device's serial $\mathrm{I}^{2} \mathrm{C}$ interface. The format of the data-words and the commands to program the RDAC registers are discussed in the $\mathrm{I}^{2} \mathrm{C}$ Interface section.

The four RDAC registers have corresponding EEMEM memory locations that provide nonvolatile storage of resistor wiper position settings. The AD5253/AD5254 provide commands to store the RDAC register contents to their respective EEMEM memory locations. During subsequent power-on sequences, the RDAC registers are automatically loaded with the stored value.

Whenever the EEMEM write operation is enabled, the device activates the internal charge pump and raises the EEMEM cell gate bias voltage to a high level; this essentially erases the current content in the EEMEM register and allows subsequent storage of the new content. Saving data to an EEMEM register consumes about 35 mA of current and lasts approximately 26 ms . Because of charge pump operation, all RDAC channels may experience noise coupling during the EEMEM writing operation.

The EEMEM restore time in power-up or during operation is about $300 \mu \mathrm{~s}$. Note that the power-up EEMEM refresh time depends on how fast $V_{D D}$ reaches its final value. As a result, any supply voltage decoupling capacitors limit the EEMEM restore time during power-up. Figure 20 shows the power-up profile where $V_{\text {DD }}$, without any decoupling capacitors connected to it, is applied with a digital signal. The device initially resets the RDACs to midscale before restoring the EEMEM contents.

In addition, users should issue a NOP command 0 immediately after using command 1 to restore the EEMEM setting to RDAC, thereby minimizing supply current dissipation. Reading user data directly from EEMEM does not require a similar NOP command execution.

In addition to the movement of data between RDAC registers and EEMEM memory, the AD5253/AD5254 provide other shortcut commands that facilitate the user's programming needs, as shown in Table 11.

Table 11. AD5253/AD5254 Quick Commands

| Commmand | Description |
| :---: | :---: |
| 0 | NOP. |
| 1 | Restore EEMEM Content to RDAC. User should issue NOP immediately after this command to conserve power. |
| 2 | Store RDAC Register Setting to EEMEM. |
| 3 | Decrement RDAC 6 dB (Shift Data Bits Right). |
| 4 | Decrement All RDACs 6 dB (Shift All Data Bits Right). |
| 5 | Decrement RDAC One Step. |
| 6 | Decrement All RDACs One Step. |
| 7 | Reset EEMEM Contents to All RDACs. |
| 8 | Increment RDAC 6 dB (Shift Data Bits Left). |
| 9 | Increment All RDACs 6 dB (Shift All Data Bits Left). |
| 10 | Increment RDAC One Step. |
| 11 | Increment All RDACs One Step. |
| 12-15 | Reserved. |

## LINEAR INCREMENT AND DECREMENT COMMANDS

The increment and decrement commands (\#10, \#11, \#5, \#6) are useful for linear step adjustment applications. These commands simplify microcontroller software coding by allowing the controller to send just an increment or decrement command to the AD5253/AD5254. The adjustments can be directed to a single RDAC or to all four RDACs.

## $\pm 6$ dB ADJUSTMENTS (DOUBLING/HALVING WIPER SETTING)

The AD5253/AD5254 accommodate $\pm 6 \mathrm{~dB}$ adjustments of the RDAC wiper positions by shifting the register contents to left/ right for increment/decrement operations, respectively. Commands $3,4,8$, and 9 can be used to increment or decrement the wiper positions in 6 dB steps synchronously or asynchronously.

Incrementing the wiper position by +6 dB is essentially doubling the RDAC register value, while decrementing by -6 dB is halving the register content. Internally, the AD5253/AD5254 use shift registers to shift the bits left and right to achieve a $\pm 6 \mathrm{~dB}$ increment or decrement. The maximum number of adjustments is nine and eight steps for increment from zero scale and decrement from full scale, respectively. These functions are useful for various audio/video level adjustments, especially white LED brightness settings where the visual responses of humans are more sensitive to large rather small adjustments.

## DIGITAL INPUT/OUTPUT CONFIGURATION

SDA is a digital input/output with an open-drain MOSFET that requires a pull-up resistor for proper communication. On the other hand, SCL and $\overline{\mathrm{WP}}$ are digital inputs with pull-up resistors recommended to minimize the MOSFET crossconduction when the driving signals are lower than $\mathrm{V}_{\mathrm{DD}}$. SCL and $\overline{\mathrm{WP}}$ have ESD protection diodes, as shown in Figure 35 and Figure 36.
$\overline{\mathrm{WP}}$ can be permanently tied to $\mathrm{V}_{\mathrm{DD}}$ without a pull-up resistor if the write-protect feature is not used. If $\overline{\mathrm{WP}}$ is left floating, an internal current source will pull it low to enable write-protect. In applications where the device is not being programmed on a frequent basis, this allows the part to default to write-protect after any one-time factory programming or field calibration without using an on-board pull-down resistor. Since there are protection diodes on all these inputs, their signal levels must not be greater than $V_{D D}$ to prevent forward biasing of the diodes.


Figure 35. SCL Digital Input


Figure 36. Equivalent $\overline{W P}$ Digital Input

## MULTIPLE DEVICES ON ONE BUS

AD5253/AD5254 are equipped with two addressing pins, AD1 and AD0, that allow up to four AD5253/AD5254s to be operated on one $\mathrm{I}^{2} \mathrm{C}$ bus. To achieve this result, the states of AD 1 and AD 0 on each device must first be defined. An example is shown in Table 12 and Figure 37. In I ${ }^{2} \mathrm{C}$ programming, each device is issued a different slave address-01011(AD1)(AD0)to complete the addressing.
Table 12. Multiple Devices Addressing

| AD1 | AD0 | Device Addressed |
| :--- | :--- | :--- |
| 0 | 0 | U1 |
| 0 | 1 | U2 |
| 1 | 0 | U3 |
| 1 | 1 | U4 |



Figure 37. Multiple AD5253/AD5254s on a Single Bus

In wireless base station smart antenna systems where arrays of digital potentiometers may be needed to bias the power amplifiers, large numbers of AD5253/AD5254s can be addressed by using extra decoders, switches, and I/O buses, as shown in Figure 38. For example, to communicate to a total of 16 devices, four decoders and 16 sets of combinational switches (four sets shown in Figure 36) are needed. Two I/O buses serve as the common inputs of the four $2 \times 4$ decoders and select four sets of outputs at each combination. Because the four sets of combination switch outputs are unique, as shown in Figure 38, a specific device is addressed by proper $\mathrm{I}^{2} \mathrm{C}$ programming with the slave address defined as $01011(\mathrm{AD} 1)(\mathrm{AD} 0)$. This operation allows one out of 16 devices to be addressed, provided the inputs of the two decoders do not change states. The decoders' inputs are allowed to change once the operation of the specified device is completed.

## AD5253/AD5254



Figure 38. Four Devices with AD1 and ADO of 00

## TERMINAL VOLTAGE OPERATION RANGE

The AD5253/AD5254 are designed with internal ESD diodes for protection; these diodes also set the boundary of the terminal operating voltages. Positive signals present on terminal $\mathrm{A}, \mathrm{B}$, or W that exceed $\mathrm{V}_{\mathrm{DD}}$ are clamped by the forward biased diode. Similarly, negative signals on terminal A, B, or W that are more negative than $\mathrm{V}_{\text {ss }}$ are also clamped (see Figure 39). In practice, users should not operate $\mathrm{V}_{\mathrm{AB}}, \mathrm{V}_{\mathrm{WA}}$, and $\mathrm{V}_{\mathrm{WB}}$ to be higher than the voltage across $\mathrm{V}_{\mathrm{DD}}-$ to $-\mathrm{V}_{\mathrm{SS}}$, but $\mathrm{V}_{\mathrm{AB}}, \mathrm{V}_{\mathrm{WA}}$, and $\mathrm{V}_{\mathrm{WB}}$ have no polarity constraint.


Figure 39. Maximum Terminal Voltages Set by $V_{D D}$ and $V_{S S}$

## POWER-UP AND POWER-DOWN SEQUENCES

Since the ESD protection diodes limit the voltage compliance at terminals A, B, and W (Figure 39), it is important to power $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{\text {SS }}$ before applying any voltage to terminals $\mathrm{A}, \mathrm{B}$, and W . Otherwise, the diodes are forward-biased such that $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{\text {SS }}$ are powered unintentionally and may affect the rest of the user's circuit. Similarly, VDD/Vss should be powered down last. The ideal power-up sequence is in the following order: GND, $V_{D D}$, $V_{s s}$, digital inputs, and $V_{A} / V_{B} / V_{w}$. The order of powering $V_{A}, V_{B}$, $\mathrm{V}_{\mathrm{W}}$, and the digital inputs is not important, as long as they are powered after $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{\text {SS }}$.

## LAYOUT AND POWER SUPPLY BIASING

It is always a good practice to employ a compact, minimum lead-length layout design. The leads to the input should be as direct as possible, with a minimum conductor length. Ground paths should have low resistance and low inductance.

Similarly, it is also good practice to bypass the power supplies with quality capacitors. Low ESR (equivalent series resistance) $1 \mu \mathrm{~F}$ to $10 \mu \mathrm{~F}$ tantalum or electrolytic capacitors should be applied at the supplies to minimize any transient disturbance and filter low frequency ripple. Figure 40 illustrates the basic supply-bypassing configuration for the AD5253/AD5254.


Figure 40. Power Supply Bypassing
The ground pin of the AD5253/AD5254 is used primarily as a digital ground reference. To minimize the digital ground bounce, the AD5253/AD5254 ground terminal should be joined remotely to the common ground (see Figure 40).

## DIGITAL POTENTIOMETER OPERATION

The structure of the RDAC is designed to emulate the performance of a mechanical potentiometer. The RDAC contains a string of resistor segments, with an array of analog switches acting as the wiper connection to the resistor array. The number of points is the resolution of the device. For example, the AD5253/AD5254 emulates 64/256 connection points with $64 / 256$ equal resistance, $\mathrm{R}_{\mathrm{s}}$, allowing it to provide better than $1.5 \% / 0.4 \%$ settability resolution. Figure 41 provides an equivalent diagram of the connections between the three terminals that make up one channel of the RDAC. Switches SWA and SWB are always ON, while one of switches SW(0) to SW $\left(2^{\mathrm{N}-1}\right)$ is ON one at a time, depending on the setting decoded from the data bit. Since the switches are nonideal, there is a $75 \Omega$ wiper resistance, $\mathrm{R}_{\mathrm{w}}$. Wiper resistance is a function of supply voltage and temperature; lower supply voltages and higher temperatures result in higher wiper resistances.
Consideration of wiper resistance dynamics is important in applications where accurate prediction of output resistance is required.


Figure 41. Equivalent RDAC Structure

## PROGRAMMABLE RHEOSTAT OPERATION

If either the W-to-B or W-to-A terminal is used as a variable resistor, the unused terminal can be opened or shorted with W ; such operation is called rheostat mode (see Figure 42). The resistance tolerance can range $\pm 20 \%$.

B

B

B

Figure 42. Rheostat Mode Configuration
The nominal resistance of the AD5253/AD5254 has 64/256 contact points accessed by the wiper terminal, plus the $B$ terminal contact. The 6-/8-bit data-word in the RDAC register is decoded to select one of the $64 / 256$ settings. The wiper's first connection starts at the $B$ terminal for data 0x00. This B terminal connection has a wiper contact resistance, $\mathrm{R}_{\mathrm{w}}$, of $75 \Omega$, regardless of the nominal resistance. The second connection (AD5253 $10 \mathrm{k} \Omega$ part) is the first tap point where $R_{W B}=231 \Omega$ $\left[\mathrm{R}_{\mathrm{WB}}=\mathrm{R}_{A B} / 64+\mathrm{R}_{\mathrm{W}}=156 \Omega+75 \Omega\right]$ for data $0 x 01$, and so on. Each LSB data value increase moves the wiper up the resistor ladder until the last tap point is reached at $\mathrm{R}_{\mathrm{wb}}=9893 \Omega$. See Figure 41 for a simplified diagram of the equivalent RDAC circuit.

The general equation that determines the digitally programmed output resistance between $W$ and $B$, is

$$
\begin{align*}
& R_{W B}(D)=(D / 64) \times R_{A B}+75 \Omega(A D 5253)  \tag{1}\\
& R_{W B}(D)=(D / 256) \times R_{A B}+75 \Omega(A D 5254) \tag{2}
\end{align*}
$$

Where $D$ is the decimal equivalent data contained in the RDAC latch, and $R_{A B}$ is the nominal end-to-end resistance.


Figure 43. AD5253 $R_{w A}(D)$ and $R_{w B}(D)$ vs. Decimal Code

## AD5253/AD5254

For example, the Rwb values shown in Table 13 can be found on AD5253 $10 \mathrm{k} \Omega$ parts.

Table 13. $\mathrm{R}_{\mathrm{wB}}$ vs. Codes; $\mathrm{R}_{\mathrm{AB}}=10 \mathrm{k} \Omega$, A terminal = Open

| D (DEC) | Rwb $^{\boldsymbol{(} \boldsymbol{\Omega})}$ | Output State |
| :--- | :--- | :--- |
| 63 | 9918 | Full Scale |
| 32 | 5075 | Midscale |
| 1 | 231 | 1 LSB |
| 0 | 75 | Zero Scale (Wiper Resistance) |

Note that in the zero-scale condition, a $75 \Omega$ finite wiper resistance is present. Care should be taken to limit the current conduction between W and B in this state to no more than $\pm 5 \mathrm{~mA}$ continuous for a total resistance of $1 \mathrm{k} \Omega$, or a $\pm 20 \mathrm{~mA}$ pulse, to avoid degradation or possible destruction of the internal switch contact.

Similar to the mechanical potentiometer, the resistance of the RDAC between wiper W and terminal A also produces a digitally controlled complementary resistance, $\mathrm{R}_{\mathrm{wA}}$. When these terminals are used, the B terminal can be opened. Setting the resistance value for $\mathrm{R}_{\mathrm{WA}}$ starts at a maximum value of resistance and decreases as the data loaded in the latch increases in value (see Figure 41). The general equation for this operation is

$$
\begin{align*}
& R_{W A}(D)=[(64-D) / 64] \times R_{A B}+75 \Omega(A D 5253)  \tag{3}\\
& R_{W A}(D)=[(256-D) / 256] \times R_{A B}+75 \Omega(A D 5254) \tag{4}
\end{align*}
$$

Table 14. $\mathrm{R}_{\mathrm{WA}}$ vs. Codes; AD5253, $\mathrm{R}_{\mathrm{AB}}=10 \mathrm{k} \Omega$,
B terminal = Open

| D (DEC) | Rwa $^{(\Omega)} \boldsymbol{\Omega}$ | Output State |
| :--- | :--- | :--- |
| 63 | 231 | Full-Scale |
| 32 | 5075 | Midscale |
| 1 | 9918 | 1 LSB |
| 0 | 10075 | Zero-Scale |

The typical distribution of $\mathrm{R}_{A B}$ from channel-to-channel matches is about $\pm 0.15 \%$ within a given device. On the other hand, device-to-device matching is process lot dependent with a $\pm 20 \%$ tolerance.

## PROGRAMMABLE POTENTIOMETER OPERATION

If all three terminals are used, the operation is called potentiometer mode and the most common configuration is the voltage divider operation (see Figure 44).


Figure 44. Potentiometer Mode Configuration
If the wiper resistance is ignored, the transfer function is simply

$$
\begin{align*}
& V_{W}=\frac{D}{64} \times V_{A B}+V_{B}(A D 5253)  \tag{5}\\
& V_{W}=\frac{D}{256} \times V_{A B}+V_{B}(A D 5254) \tag{6}
\end{align*}
$$

A more accurate calculation, which includes the wiper resistance effect, yields

$$
\begin{equation*}
V_{W}(D)=\frac{\frac{D}{2^{N}} R_{A B}+R_{W}}{R_{A B}+2 R_{W}} V_{A} \tag{7}
\end{equation*}
$$

Where $2^{N}$ is the number of steps. Unlike in rheostat mode operation where the tolerance is high, potentiometer mode operation yields an almost ratiometric function of $D / 2^{N}$ with a relatively small error contributed by the $R_{W}$ terms. Therefore, the tolerance effect is almost cancelled. Similarly, the ratiometric adjustment also reduces the temperature coefficient effect to $50 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$, except at low value codes where $R_{W}$ dominates.

Potentiometer mode operations include other applications such as op amp input, feedback resistor networks, and other voltage scaling applications. The A, W, and B terminals can in fact be input or output terminals, provided $\left|\mathrm{V}_{\mathrm{A}}\right|,\left|\mathrm{V}_{\mathrm{W}}\right|$, and $\left|\mathrm{V}_{\mathrm{B}}\right|$ do not exceed $V_{\text {DD }}-t o-V_{\text {Ss }}$.

## APPLICATIONS

## RGB LED LCD BACKLIGHT CONTROLLER

High power ( $>1$ W) RGB LEDs have been improved so dramatically in efficiency and cost that they are likely to replace CCFLs (cold cathode florescent lamps) as backlighting sources in high end LCD panels in the near future. Unlike conventional LEDs, high power LEDs have a forward voltage of 2 V to 4 V , and consume more than 350 mA at maximum brightness. The LED brightness is a linear function of the conduction current but not the forward voltage. To increase brightness of a given color, multiple LEDs can be connected in series, rather than in parallel, to achieve uniform brightness. For example, three red LEDs configured in series require an average of 6 V to 12 V voltage headroom, but the circuit operation requires current control. As a result, Figure 45 shows the implementation of one high power RGB LED controller using a digital potentiometer AD5254, a boost regulator, an op amp, and power MOSFETs.

The ADP1610 (U2 in Figure 45) is an adjustable boost regulator with its output adjusted by the AD5254's RDAC3. Such an output should be set high enough for proper operation but low enough to conserve power. The ADP1610's 1.2 V band gap reference is buffered to provide the reference level for the voltage dividers set by the AD5254's RDAC0 to RDAC2 and resistors R2 to R4. For example, by adjusting the AD5254's RDAC0, the desirable voltage appears across the sense resistors, $\mathrm{R}_{\mathrm{R}}$. If U2's output is set properly, op amp U3A and power MOSFET N1 do whatever is necessary to regulate the current of the loop. As a result, the current through the sense resistor and the red LEDs is

$$
\begin{equation*}
I_{R}=\frac{V_{R R}}{R_{R}} \tag{8}
\end{equation*}
$$

R 8 is needed to prevent oscillation.
In addition to the 256 levels of adjustable current/brightness, users may also apply a PWM signal at U3's $\overline{\mathrm{SD}}$ pin to achieve finer brightness resolution or better power efficiency.

## AD5253/AD5254



Figure 45. Digital Potentiometer-Based RGB LED Controller

## OUTLINE DIMENSIONS



Figure 46. 20-Lead Thin Shrink Small Outline Package [TSSOP]
(RU-20)
Dimensions shown in millimeters

## ORDERING GUIDE

| Model | Step | $\begin{aligned} & R_{A B} \\ & (k \Omega) \end{aligned}$ | Temperature Range | Package Description | Package Option | Full Container Quantity |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| AD5253BRU1 | 64 | 1 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Package (TSSOP) | RU-20 | 75 |
| AD5253BRU1-RL7 | 64 | 1 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Package (TSSOP) | RU-20 | 1,000 |
| AD5253BRU10 | 64 | 10 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Package (TSSOP) | RU-20 | 75 |
| AD5253BRU10-RL7 | 64 | 10 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Package (TSSOP) | RU-20 | 1,000 |
| AD5253BRU50 | 64 | 50 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Package (TSSOP) | RU-20 | 75 |
| AD5253BRU50-RL7 | 64 | 50 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Package (TSSOP) | RU-20 | 1,000 |
| AD5253BRU100 | 64 | 100 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Package (TSSOP) | RU-20 | 75 |
| AD5253BRU100-RL7 | 64 | 100 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Package (TSSOP) | RU-20 | 1,000 |
| AD5253EVAL | 64 | 10 |  | Evaluation Board |  | 1 |
| AD5254BRU1 | 256 | 1 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Package (TSSOP) | RU-20 | 75 |
| AD5254BRU1-RL7 | 256 | 1 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Package (TSSOP) | RU-20 | 1,000 |
| AD5254BRU10 | 256 | 10 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Package (TSSOP) | RU-20 | 75 |
| AD5254BRU10-RL7 | 256 | 10 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Package (TSSOP) | RU-20 | 1,000 |
| AD5254BRU50 | 256 | 50 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Package (TSSOP) | RU-20 | 75 |
| AD5254BRU50-RL7 | 256 | 50 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Package (TSSOP) | RU-20 | 1,000 |
| AD5254BRU100 | 256 | 100 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Package (TSSOP) | RU-20 | 75 |
| AD5254BRU100-RL7 | 256 | 100 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Package (TSSOP) | RU-20 | 1,000 |
| AD5254EVAL | 256 | 10 |  | Evaluation Board |  | 1 |

## AD5253/AD5254

## NOTES


[^0]:    ${ }^{1}$ The terms nonvolatile memory and EEMEM are used interchangeably.
    ${ }^{2}$ The terms digital potentiometer and RDAC are used interchangeably.

[^1]:    ${ }^{1}$ Typical values represent average readings at $25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$.
    ${ }^{2}$ Resistor position nonlinearity error ( $\mathrm{R}-\mathrm{INL}$ ) is the deviation from an ideal value measured between the maximum resistance and the minimum resistance wiper positions. R-DNL measures the relative step change from ideal between successive tap positions. Parts are guaranteed monotonic, except R-DNL of AD5254 1 k $\Omega$ version at $\mathrm{V}_{D D}=2.7 \mathrm{~V}, I_{W}=V_{D D} / R$ for both $V_{D D}=3 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$.
    ${ }^{3} I N L$ and $D N L$ are measured at $V_{w}$ with the RDAC configured as a potentiometer divider similar to a voltage output $\mathrm{D} / \mathrm{A}$ converter. $\mathrm{V}_{\mathrm{A}}=\mathrm{V}_{\mathrm{DD}} \mathrm{and} \mathrm{V}_{\mathrm{B}}=0 \mathrm{~V} . \mathrm{DNL}$ specification limits of $\pm 1$ LSB maximum are guaranteed monotonic operating conditions.
    ${ }^{4}$ Resistor terminals A, B, and W have no limitations on polarity with respect to each other.
    ${ }^{5}$ Guaranteed by design and not subject to production test.
    ${ }^{6} \mathrm{cmd} 0$ NOP should be activated after cmd 1 in order to minimize IDD_RESTORE current consumption.
    ${ }^{7} \mathrm{P}_{\text {DISS }}$ is calculated from ( $\mathrm{I}_{D D} \times \mathrm{V}_{D D}=5 \mathrm{~V}$ ).
    ${ }^{8}$ All dynamic characteristics use $V_{D D}=5 \mathrm{~V}$.
    ${ }^{9}$ During power-up, all outputs preset to midscale before restoring EEMEM contents. RDACO has the shortest whereas RDAC3 has the longest EEMEM restore time.
    ${ }^{10}$ Delay time after power-on or RESET before new EEMEM data to be written.
    ${ }^{11}$ Endurance is qualified to 100,000 cycles per JEDEC Std. 22 method A117, and is measured at $-40^{\circ} \mathrm{C},+25^{\circ} \mathrm{C}$, and $+85^{\circ} \mathrm{C}$; typical endurance at $+25^{\circ} \mathrm{C}$ is 700,000 cycles.
    ${ }^{12}$ Retention lifetime equivalent at junction temperature $\left(\mathrm{T}_{\mathrm{J}}\right)=55^{\circ} \mathrm{C}$ per JEDEC Std. 22, Method A117. Retention lifetime based on an activation energy of 0.6 eV derates with junction temperature.

[^2]:    ${ }^{1}$ User can store any 64 RDAC settings for AD5253 or 256 RDAC settings for AD5254, not limited to current RDAC wiper setting, directly to EEMEM.

[^3]:    ${ }^{1}$ This command leaves the device in the EEMEM read power state, which consumes power. Issue the NOP command to return the device to the idle state.

